# 13MHz, Rail-to-Rail I/O CMOS Operational Amplifier #### 1 FEATURES - Qualified for Automotive Applications - AEC-Q100 Qualified with the Grade 1 - High Gain Bandwidth: 13MHz - Rail-to-Rail Input and Output ±0.5mV Typical Vos - Input Voltage Range: -0.1V to +5.6V with V<sub>S</sub> = 5.5V - Supply Range: +2.7V to +5.5V - Specified Up to +125°C - Micro Size Packages: SOT23-5, SOP8 #### **2 APPLICATIONS** - Sensors - Photodiode Amplification - Active Filters - Test Equipment - Driving A/D Converters #### **3 DESCRIPTIONS** The RS72XP-Q1 families of products offer low voltage operation and rail-to-rail input and output, as well as excellent speed/power consumption ratio, providing an excellent bandwidth (13MHz) and slew rate of $8V/\mu s$ . The op-amps are unity gain stable and feature an ultra-low input bias current. The devices are ideal for sensor interfaces, active filters and portable applications. The RS72XP-Q1 families of operational amplifiers are specified at the full temperature range of -40°C to +125°C under single or dual power supplies of 2.7V to 5.5V. #### **Device Information (1)** | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|---------|-----------------| | RS721P-Q1 | SOT23-5 | 2.92mm×1.62mm | | RS722P-O1 | SOP8 | 4.90mm×3.90mm | | R5722P-Q1 | MSOP8 | 3.00mm×3.00mm | <sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet. # **Table of Contents** | 1 FEATURES | 1 | |--------------------------------------|----| | 2 APPLICATIONS | 1 | | 3 DESCRIPTIONS | 1 | | 4 REVISION HISTORY | 3 | | 5 PACKAGE/ORDERING INFORMATION (1) | 4 | | 6 PIN CONFIGURATION AND FUNCTIONS | 5 | | 7 SPECIFICATIONS | 7 | | 7.1 Absolute Maximum Ratings | 7 | | 7.2 ESD Ratings | 7 | | 7.3 Recommended Operating Conditions | 7 | | 7.4 Electrical Characteristics | 8 | | 7.5 Typical Characteristics | 10 | | 8 DETAILED DESCRIPTION | 13 | | 8.1 Overview | 13 | | 8.2 Phase Reversal Protection | 13 | | 8.3 EMIRR IN+ Test Configuration | 13 | | 9 APPLICATION AND IMPLEMENTATION | 14 | | 9.1 Application Note | 14 | | 9.2 25-kHz Low-Pass Filter | 14 | | 9.3 Design Requirements | 14 | | 9.4 Detailed Design Procedure | 14 | | 9.5 Application Curve | 15 | | 10 LAYOUTS | 16 | | 10.1 Layout Guidelines | 16 | | 10.2 Layout Example | 16 | | 11 PACKAGE OUTLINE DIMENSIONS | 17 | | 12 TADE AND REEL INCORMATION | 20 | # **4 REVISION HISTORY** Note: Page numbers for previous revisions may different from page numbers in the current version. | VERSION | Change Date | Change Item | |---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A.1 | 2022/10/18 | Official version completed | | A.2 | 2023/02/16 | <ol> <li>Update IB/los in 7.4 ELECTRICAL CHARACTERISTICS</li> <li>Add Ios, PSRR, CMRR curve in 7.5 TYPICAL CHARACTERISTICS</li> <li>Update PACKAGE OUTLINE DIMENSIONS</li> </ol> | | A.3 | 2023/07/03 | Delete RS724P-Q1 related content | | A.3.1 | 2024/03/07 | Modify packaging naming | | A.4 | 2024/07/03 | 1. Update MSL note on Page 4 in RevA.3.1 2. Update PACKAGE note | | A.5 | 2025/03/28 | Add Overvoltage Recovery, Output Voltage Swing, Open-Loop Gain and Phase curve in 7.5 Typical Characteristics | | A.6 | 2025/08/12 | Update PACKAGE OUTLINE DIMENSIONS | ### 5 PACKAGE/ORDERING INFORMATION (1) | Orderable<br>Device | Package<br>Type | Pin | Channel | Lead<br>finish/Ball<br>material <sup>(2)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp(°C) | Device<br>Marking <sup>(4)</sup> | Package<br>Qty | |---------------------|-----------------|-----|---------|------------------------------------------------|---------------------------------|--------------|----------------------------------|------------------------| | RS721PXF<br>-Q1 | SOT23-5 | 5 | 1 | NIPDAUAG | MSL1-260°-<br>Unlimited | -40°C ~125°C | 721P | Tape and<br>Reel, 3000 | | RS722PXK<br>-Q1 | SOP8 | 8 | 2 | NIPDAUAG | MSL1-260°-<br>Unlimited | -40°C ~125°C | RS722P | Tape and<br>Reel, 4000 | | RS722PXM<br>-Q1 | MSOP8 | 8 | 2 | NIPDAUAG | MSL1-260°-<br>Unlimited | -40°C ~125°C | RS722P | Tape and<br>Reel, 4000 | - (1) This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the right-hand navigation. - (2) Lead finish/Ball material. Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (3) RUNIC classify the MSL level with using the common preconditioning setting in our assembly factory conforming to the JEDEC industrial standard J-STD-20F. Please align with RUNIC if your end application is quite critical to the preconditioning setting or if you have special requirement. - (4) There may be additional marking, which relates to the lot trace code information (data code and vendor code), the logo or the environmental category on the device. # **6 PIN CONFIGURATION AND FUNCTIONS** ### **PIN DESCRIPTION** | | IN DECCIAL FIELD | | | | | | |------|------------------|---------|---------------------------------|--|--|--| | | PIN | | | | | | | NAME | RS721P-Q1 | I/O (1) | DESCRIPTION | | | | | | SOT23-5 | | | | | | | -IN | 4 | I | Negative (inverting) input | | | | | +IN | 3 | I | Positive (noninverting) input | | | | | OUT | 1 | 0 | Output | | | | | V- | 2 | - | Negative (lowest) power supply | | | | | V+ | 5 | - | Positive (highest) power supply | | | | <sup>(1)</sup> I = Input, O = Output. # PIN CONFIGURATION AND FUNCTIONS ### **PIN DESCRIPTION** | | PIN | | | |------|------------|---------|---------------------------------| | NAME | RS722P-Q1 | I/O (1) | DESCRIPTION | | | SOP8/MSOP8 | | | | -INA | 2 | I | Inverting input, channel A | | +INA | 3 | - 1 | Noninverting input, channel A | | -INB | 6 | I | Inverting input, channel B | | +INB | 5 | - 1 | Noninverting input, channel B | | OUTA | 1 | 0 | Output, channel A | | OUTB | 7 | 0 | Output, channel B | | V- | 4 | - | Negative (lowest) power supply | | V+ | 8 | - | Positive (highest) power supply | <sup>(1)</sup> I = Input, O = Output. #### **7 SPECIFICATIONS** #### 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-------------------------------|------------------------------------------|---------|------------|-----------|------| | | Supply, V <sub>S</sub> =(V+) - (V-) | | | 7 | | | Voltage | Signal input pin (2) | | (V-)-0.5 | (V+) +0.5 | V | | | Signal output pin (3) | | (V-)-0.5 | (V+) +0.5 | | | | Signal input pin <sup>(2)</sup> | | -10 | 10 | mA | | Current Signal output pin (3) | Signal output pin <sup>(3)</sup> | 3) | | 200 | mA | | | Output short-circuits (4) | Conti | Continuous | | | | | Package thermal impedance <sup>(5)</sup> | SOT23-5 | | 230 | | | $\theta_{JA}$ | | SOP8 | | 110 | °C/W | | | | MSOP8 | | 170 | | | | Operating range, T <sub>A</sub> | | -40 | 125 | | | Temperature | Junction, T <sub>J</sub> <sup>(6)</sup> | | -40 | 150 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | | | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. - (4) Short-circuit to ground, one amplifier per package. - (5) The package thermal impedance is calculated in accordance with JESD-51. - (6) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, R<sub>θJA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>) / R<sub>θJA</sub>. All numbers apply for packages soldered directly onto a PCB. #### 7.2 ESD Ratings The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only. | | | | VALUE | UNIT | |--------------------|---------------------------------|----------------------------------------------|-------|---------------------------------------| | | | Human-Body Model (HBM), per AEC Q100-002 (1) | ±2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-Device Model (CDM), per AEC Q100-011 | ±500 | V | | | Latch-Up (LU), per AEC Q100-004 | ±100 | mA | | $<sup>(1)</sup> AEC\ Q100-002\ indicates\ that\ HBM\ stressing\ shall\ be\ in\ accordance\ with\ the\ ANSI/ESDA/JEDEC\ JS-001\ specification.$ #### **ESD SENSITIVITY CAUTION** ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 7.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted). | | | MIN | NOM | MAX | UNIT | |----------------------------------------------|---------------|-------|-----|-------|------| | Supply valtage V = (VI) (V) | Single-supply | 2.7 | | 5.5 | \/ | | Supply voltage, V <sub>S</sub> = (V+) - (V-) | Dual-supply | ±1.35 | | ±2.75 | \ \ | <sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current-limited to 10mA or less. <sup>(3)</sup> Output terminals are diode-clamped to the power-supply rails. Output signals that can swing more than 0.5V beyond the supply rails should be current-limited to ±200mA or less. ## 7.4 Electrical Characteristics (At $T_A$ = +25°C, $V_S$ =2.7V to 5.5V, $R_L$ = 10k $\Omega$ connected to $V_S/2$ , and $V_{OUT}$ = $V_S/2$ , Full $^{(9)}$ = -40°C to +125°C, unless otherwise noted.) $^{(1)}$ | | | | _ | RS72XP-Q1 | | | | |-------------|--------------------------------------|----------------------------------------------------------------|------|-----------|----------------|---------|--------------| | | PARAMETER | CONDITIONS | Τı | MIN (2) | <b>TYP</b> (3) | MAX (2) | UNIT | | POWER | SUPPLY | | | | | | | | Vs | Operating Voltage Range | | 25°C | 2.7 | | 5.5 | V | | 10 | Ovices at Comment Day American | \\+2 | 25°C | | 1.15 | 1.35 | Л | | IQ | Quiescent Current Per Amplifier | V <sub>S</sub> =±2.5V, Io=0mA | Full | | | 1.85 | mA | | PSRR | Power-Supply Pojection Patio | V <sub>S</sub> =2.7V to 5.5V | 25°C | 75 | 93 | | dB | | PORK | Power-Supply Rejection Ratio | VS-2.7 V to 3.3 V | Full | 70 | | | иь | | INPUT | | | | | | | | | Vos | Input Offset Voltage | V <sub>CM</sub> =V <sub>S</sub> /2 | 25°C | -1.5 | ±0.5 | 1.5 | mV | | <b>V</b> US | input Offset Voltage | V CIVI — V 5/ Z | Full | -3 | | 3 | 111 V | | Vos Tc | Input Offset Voltage Average Drift | | Full | | ±2.6 | | μV/°C | | IB | Input Bias Current (4) (5) | V <sub>CM</sub> =V <sub>S</sub> /2 | 25°C | | ±1 | ±10 | pА | | ID | input bias current | V CM - V S/ Z | Full | | 0.5 | ±10 | nA | | los | Input Offset Current (5) | V <sub>CM</sub> =V <sub>S</sub> /2 | 25°C | | ±1 | ±10 | рA | | 105 | input Offset Current | V CM - V S/ Z | Full | | | ±10 | nA | | $V_{CM}$ | Common-Mode Voltage Range | V <sub>S</sub> = 5.5V | 25°C | -0.1 | | 5.6 | V | | | | V <sub>S</sub> = 5.5V, | 25°C | 73 | 90 | | | | CMRR | Common-Mode Rejection Ratio | V <sub>CM</sub> =-0.1V to 3.5V | Full | 70 | | | dB | | CIVIKK | Common-Mode Rejection Ratio | V <sub>S</sub> = 5.5V, | 25°C | 60 | 77 | | | | | | V <sub>CM</sub> =-0.1V to 5.6V | Full | 59 | | | | | OUTPU | T | | | | | | , | | Aol | Open-Loop Voltage Gain | $R_L=10K\Omega$ , | 25°C | 110 | 127 | | dB | | AOL | Open 2009 Voltage Gain | Vo=(V-)+0.1V to (V+)-0.1V | Full | 94 | | | ub | | | Output Swing from Rail | $V_S=\pm 2.5V$ , $R_L=10K\Omega$ | 25°C | | 10 | 20 | mV | | | Satpat Swing Irom Nan | V3 =2.5 V, NL 10N32 | Full | | | 25 | | | Іоит | Output Short-Circuit Current (6) (7) | V <sub>S</sub> =±2.5V, V <sub>O</sub> =0V | 25°C | ±80 | ±150 | | mA | | 1001 | Satpar Short Girean Carrent | V3 =2.5 V, VO OV | Full | ±60 | | | 111/4 | | $C_LOAD$ | Capacitive Load Drive | | 25°C | | 100 | | pF | | FREQUE | ENCY RESPONSE | | | | | | , | | SR | Slew Rate <sup>(8)</sup> | G=+1, C <sub>L</sub> =100pF | 25°C | | 8 | | V/µs | | GBP | Gain-Bandwidth Product | | 25°C | | 13 | | MHz | | ts | Settling Time, 0.1% | V <sub>S</sub> =±2.5V, G=+1,<br>C <sub>L</sub> =100pF, Step=2V | 25°C | | 0.8 | | μs | | $t_{OR}$ | Overload Recovery Time | V <sub>IN</sub> •Gain≥V <sub>S</sub> , G=-10 | 25°C | | 0.4 | | μs | | NOISE | | <del>,</del> | | | | | | | En | Input Voltage Noise | f = 0.1Hz to 10Hz,<br>V <sub>S</sub> =±2.5V | 25°C | | 5 | | $\mu V_{PP}$ | - (1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device. - (2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using statistical quality control (SQC) method. - (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. - (4) Positive current corresponds to current flowing into the device. - (5) This parameter is ensured by design and/or characterization and is not tested in production. - (6) The maximum power dissipation is a function of $T_{J(MAX)}$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB. - (7) Short circuit test is a momentary test. - (8) Number specified is the slower of positive and negative slew rates. - (9) Specified by characterization only. ### 7.5 Typical Characteristics NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. At $T_A$ = +25°C, $V_S$ =5V, $R_L$ = 10k $\Omega$ connected to $V_S/2$ , $V_{OUT}$ = $V_S/2$ , unless otherwise noted. Figure 1. Quiescent Current vs Temperature Figure 2. Input Bias Current vs Temperature Figure 3. Small-Signal Step Response Figure 4. Large-Signal Step Response Figure 5. Positive Overvoltage Recovery Figure 6. Negative Overvoltage Recovery 10 / 21 www.run-ic.com ### **Typical Characteristics** NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. At $T_A$ = +25°C, $V_S$ =5V, $R_L$ = 10k $\Omega$ connected to $V_S/2$ , $V_{OUT}$ = $V_S/2$ , unless otherwise noted. Figure 7. 0.1Hz to 10Hz Input Voltage Noise Figure 8. Input Offset Current vs Temperature Figure 9. PSRR vs Frequency Figure 10. CMRR vs Frequency Figure 11. Output Voltage Swing vs Output Current Figure 12. Output Voltage Swing vs Output Current 11 / 21 www.run-ic.com ### **Typical Characteristics** NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. At $T_A$ = +25°C, $V_S$ =5V, $R_L$ = 10k $\Omega$ connected to $V_S/2$ , $V_{OUT}$ = $V_S/2$ , unless otherwise noted. Figure 13. Open-Loop Gain and Phase vs Frequency #### 8 DETAILED DESCRIPTION #### 8.1 Overview The RS721P-Q1, RS722P-Q1 are high precision, rail-to-rail operational amplifiers that can be run from a single-supply voltage 2.7V to 5.5V ( $\pm 1.35$ V to $\pm 2.75$ V). Supply voltages higher than 7V (absolute maximum) can permanently damage the amplifier. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications. Good layout practice mandates use of a $0.1\mu$ F capacitor place closely across the supply pins. #### 8.2 Phase Reversal Protection The RS72XP-Q1 family has internal phase-reversal protection. Many op amps exhibit phase reversal when the input is driven beyond the linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input of the RS72XP-Q1 prevents phase reversal with excessive common-mode voltage. Instead, the appropriate rail limits the output voltage. This performance is shown in Figure 14. Figure 14. Output Waveform Devoid of Phase Reversal During an Input Overdrive Condition #### 8.3 EMIRR IN+ Test Configuration Figure 15 shows the circuit configuration for testing the EMIRR IN+. An RF source is connected to the operational amplifier noninverting input pin using a transmission line. The operational amplifier is configured in a unity-gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). A large impedance mismatch at the operational amplifier input causes a voltage reflection; however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting dc offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that can interfere with multimeter accuracy. Figure 15. EMIRR IN+ Test Configuration Schematic 13 / 21 www.run-ic.com #### 9 APPLICATION AND IMPLEMENTATION Information in the following applications sections is not part of the RUNIC component specification, and RUNIC does not warrant its accuracy or completeness. RUNIC's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Note The RS72XP-Q1 are high precision, rail-to-rail operational amplifiers that can be run from a single-supply voltage 2.7V to 5.5V ( $\pm 1.35$ V to $\pm 2.75$ V). Supply voltages higher than 7V (absolute maximum) can permanently damage the amplifier. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications. Good layout practice mandates use of a $0.1\mu$ F capacitor place closely across the supply pins. # Typical Applications 9.2 25-kHz Low-Pass Filter Figure 16. 25-kHz Low-Pass Filter #### 9.3 Design Requirements Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The RS72XP-Q1 devices are ideally suited to construct high-speed, high-precision active filters. Figure 16 shows a second-order, low-pass filter commonly encountered in signal processing applications. Use the following parameters for this design example: - Gain = 5 V/V (inverting gain) - Low-pass cutoff frequency = 25 kHz - Second-order Chebyshev filter response with 3-dB gain peaking in the passband. #### 9.4 Detailed Design Procedure The infinite-gain multiple-feedback circuit for a low-pass network function is shown in Figure 16. Use Equation 1 to calculate the voltage transfer function. $$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1 R_3 C_2 C_5}{S^2 + (S/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3 R_4 C_2 C_5}$$ (1) This circuit produces a signal inversion. For this circuit, the gain at dc and the low-pass cutoff frequency are calculated by Equation 2: Gain = $$\frac{R_4}{R_1}$$ $f_c = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$ (2) # 9.5 Application Curve Figure 17. Low-Pass Filter Transfer Function #### **10 LAYOUTS** ### 10.1 Layout Guidelines Attention to good layout practices is always recommended. Keep traces short. When possible, use a PCB ground plane with surface-mount components placed as close to the device pins as possible. Place a $0.1\mu F$ capacitor closely across the supply pins. These guidelines should be applied throughout the analog circuit to improve performance and provide benefits such as reducing the EMI susceptibility. #### **10.2 Layout Example** Figure 18. Schematic Representation Figure 19. Layout Example NOTE: Layout Recommendations have been shown for dual op-amp only, follow similar precautions for Single and four. ### 11 PACKAGE OUTLINE DIMENSIONS SOT23-5 (3) #### RECOMMENDED LAND PATTERN (Unit: mm) | Complete I | Dimensions I | n Millimeters | Dimension | s In Inches | | |------------------|--------------|---------------------------|-----------|-------------|--| | Symbol | Min | Max | Min | Max | | | A (1) | | 1.250 | | 0.049 | | | A1 | 0.000 | 0.150 | 0.000 | 0.006 | | | A2 | 1.000 | 1.200 | 0.039 | 0.047 | | | b | 0.360 | 0.500 | 0.014 | 0.020 | | | С | 0.100 | 0.200 | 0.004 | 0.008 | | | D <sup>(1)</sup> | 2.826 | 3.026 | 0.111 | 0.119 | | | E (1) | 1.526 | 1.726 | 0.060 | 0.068 | | | E1 | 2.600 | 3.000 | 0.102 | 0.118 | | | e | 0.950( | 0.950(BSC) <sup>(2)</sup> | | BSC) (2) | | | e1 | 1.800 | 2.000 | 0.071 | 0.079 | | | L | 0.350 | 0.600 | 0.014 | 0.024 | | | θ | 0° | 8° | 0° | 8° | | - 1. Plastic or metal protrusions of 0.15mm maximum per side are not included. - BSC (Basic Spacing between Centers), "Basic" spacing is nominal. This drawing is subject to change without notice. ### MSOP8 (3) RECOMMENDED LAND PATTERN (Unit: mm) | Complete | Dimensions I | n Millimeters | Dimensions In Inches | | | |----------|----------------|---------------|----------------------|----------|--| | Symbol | Min | Min Max | | Max | | | A (1) | 0.820 | 1.100 | 0.032 | 0.043 | | | A1 | 0.020 | 0.150 | 0.001 | 0.006 | | | A2 | 0.750 | 0.950 | 0.030 | 0.037 | | | b | 0.250 | 0.380 | 0.010 | 0.015 | | | С | 0.090 | 0.230 | 0.004 | 0.009 | | | D (1) | 2.900 | 3.100 | 0.114 | 0.122 | | | е | 0.650(BSC) (2) | | 0.026( | BSC) (2) | | | E (1) | 2.900 | 3.100 | 0.114 | 0.122 | | | E1 | 4.750 | 5.050 | 0.187 | 0.199 | | | L | 0.400 | 0.800 | 0.016 | 0.031 | | | θ | 0° | 6° | 0° | 6° | | - Plastic or metal protrusions of 0.15mm maximum per side are not included. BSC (Basic Spacing between Centers), "Basic" spacing is nominal. This drawing is subject to change without notice. ### **SOP8** (2) RECOMMENDED LAND PATTERN (Unit: mm) | Chl | Dimensions I | n Millimeters | Dimensions In Inches | | | | | |----------------|--------------|---------------|----------------------|----------------------------------|--|--|--| | Symbol | Min | Max | Min | Max | | | | | A (1) | | 1.750 | | 0.069 | | | | | A <sub>1</sub> | 0.100 | 0.250 | 0.004 | 0.010 | | | | | A <sub>2</sub> | 1.250 | 1.500 | 0.049 | 0.059 | | | | | <b>A</b> 3 | 0.: | 25 | 0.010 | | | | | | bр | 0.360 | 0.490 | 0.014 | 0.019<br>0.010<br>0.200<br>0.160 | | | | | С | 0.190 | 0.250 | 0.007 | | | | | | D (1) | 4.800 | 5.000 | 0.190 | | | | | | E (1) | 3.800 | 4.000 | 0.150 | | | | | | HE | 5.800 | 6.200 | 0.228 | 0.244 | | | | | е | 1.2 | 270 | 0.050 | | | | | | L | 1.0 | 05 | 0.041 | | | | | | L <sub>P</sub> | 0.400 | 1.000 | 0.016 | 0.039 | | | | | Q | 0.600 | 0.700 | 0.024 | 0.028 | | | | | Z | 0.300 | 0.700 | 0.012 | 0.028 | | | | | У | 0 | .1 | 0.004 | | | | | | θ | 0° | 8° | 0° | 8° | | | | - Plastic or metal protrusions of 0.15mm maximum per side are not included. This drawing is subject to change without notice. # 12 TAPE AND REEL INFORMATION REEL DIMENSIONS #### **TAPE DIMENSION** NOTE: The picture is only for reference. Please make the object as the standard. #### **KEY PARAMETER LIST OF TAPE AND REEL** | Package Type | Reel<br>Diameter | Reel<br>Width(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------------------|-------------------|------------|------------|------------|------------|------------|------------|-----------|------------------| | SOT23-5 | 7" | 9.5 | 3.20 | 3.20 | 1.40 | 4.0 | 4.0 | 2.0 | 8.0 | Q3 | | SOP8 | 13" | 12.4 | 6.40 | 5.40 | 2.10 | 4.0 | 8.0 | 2.0 | 12.0 | Q1 | | MSOP8 | 13" | 12.4 | 5.20 | 3.30 | 1.50 | 4.0 | 8.0 | 2.0 | 12.0 | Q1 | - 1. All dimensions are nominal. - 2. Plastic or metal protrusions of 0.15mm maximum per side are not included. #### IMPORTANT NOTICE AND DISCLAIMER Jiangsu RUNIC Technology Co., Ltd. will accurately and reliably provide technical and reliability data (including data sheets), design resources (including reference designs), application or other design advice, WEB tools, safety information and other resources, without warranty of any defect, and will not make any express or implied warranty, including but not limited to the warranty of merchantability Implied warranty that it is suitable for a specific purpose or does not infringe the intellectual property rights of any third party. These resources are intended for skilled developers designing with RUNIC products You will be solely responsible for: (1) Selecting the appropriate products for your application; (2) Designing, validating and testing your application; (3) Ensuring your application meets applicable standards and any other safety, security or other requirements; (4) RUNIC and the RUNIC logo are registered trademarks of RUNIC INCORPORATED. All trademarks are the property of their respective owners; (5) For change details, review the revision history included in any revised document. The resources are subject to change without notice. Our company will not be liable for the use of this product and the infringement of patents or third-party intellectual property rights due to its use.